### 8228/8238 SYSTEM CONTROLLER AND BUS DRIVER FOR 8080A CPU - Single Chip System Control for MCS-80® Systems - Built-in Bidirectional Bus Driver for Data Bus isolation - Allows the Use of Multiple Byte Instructions (e.g. CALL) for interrupt Acknowledge - User Selected Single Level Interrupt Vector (RST 7) - 28-Pin Dual In-Line Package - Reduces System Package Count - 8238 Had Advanced IOW/MEMW for Large System Timing Control The Intel® 8228 is a single chip system controller and bus driver for MCS-80. It generates all signals required to directly interface MCS-80 family RAM, ROM, and I/O components. A bidirectional bus driver is included to provide high system TTL fan-out. It also provides isolation of the 8080 data bus from memory and I/O. This allows for the optimization of control signals, enabling the systems designer to use slower memory and I/O. The isolation of the bus driver also provides for enhanced system noise immunity. A user selected single level interrupt vector (RST 7) is provided to simplify real time, interrupt driven, small system requirements. The 8228 also generates the correct control signals to allow the use of multiple byte instructions (e.g., CALL) in response to an interrupt acknowledge by the 8080A. This feature permits large, interrupt driven systems to have an unlimited number of interrupt levels. The 8228 is designed to support a wide variety of system bus structures and also reduce system package count for cost effective, reliable design of the MCS-80 systems. Note: The specifications for the 3228/3238 are identical with those for the 8228/8238 | D7-D0 | DATA BUS (8080 SIDE) | INTA | INTERRUPT ACKNOWLEDGE | |---------|------------------------|-------|---------------------------| | DB7-DB0 | DATA BUS (SYSTEM SIDE) | HLDA | HLDA (FROM 8080) | | I/OR | I/O READ | WA | WR (FROM 8080) | | I/OW | I/O WRITE | BUSEN | BUS ENABLE INPUT | | MEMR | MEMORY READ | STSTB | STATUS STROBE (FROM 8224) | | MEMW | MEMORY WRITE | Vcc | +5V | | DBIN | DBIN (FROM 8080) | GND | 0 VOLTS | Figure 1. Block Diagram Figure 2. Pin Configuration #### **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias | 0°C to 70°C | |---------------------------------|---------------| | Storage Temperature | 65°C to 150°C | | Supply Voltage, V <sub>CC</sub> | 0.5V to + 7V | | Input Voltage | | | Output Current | 100 mA | \*NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not limited. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **D.C. CHARACTERISTICS** $(T_A = 0^{\circ}C \text{ to } 70^{\circ}C, V_{CC} = 5V \pm 5\%)$ | | Parameter | Limits | | | | | | |-----------------|-----------------------------------------------------------------------------------------|--------|---------|------|------|------------------------------------------------|--| | Symbol | | Min. | Typ,[1] | Max. | Unit | Test Conditions | | | Vc | Input Clamp Voltage, All Inputs | | .75 | -1.0 | ٧ | V <sub>CC</sub> =4.75V; I <sub>C</sub> =-5mA | | | l <sub>F</sub> | Input Load Current, STSTB | | | 500 | μΑ | V <sub>CC</sub> = 5.25V | | | | D <sub>2</sub> & D <sub>6</sub> | | | 750 | μΑ | V <sub>F</sub> = 0.45V | | | | D <sub>0</sub> , D <sub>1</sub> , D <sub>4</sub> , D <sub>5</sub> ,<br>& D <sub>7</sub> | | | 250 | μΑ | | | | | All Other Inputs | | | 250 | μΑ | | | | l <sub>R</sub> | Input Leakage Current<br>STSTB | | | 100 | μΑ | V <sub>CC</sub> = 5.25 V | | | | DB <sub>0</sub> -DB <sub>7</sub> | | | 20 | μΑ | V <sub>R</sub> = 5.25V | | | | All Other Inputs | | | 100 | μΑ | | | | V <sub>TH</sub> | Input Threshold Voltage, All Inputs | 0.8 | | 2.0 | V | V <sub>CC</sub> = 5V | | | lcc | Power Supply Current | | 140 | 190 | mA | V <sub>CC</sub> =5.25V | | | V <sub>OL</sub> | Output Low Voltage,<br>D <sub>0</sub> -D <sub>7</sub> | | | .45 | V | V <sub>CC</sub> =4.75V; l <sub>OL</sub> =2mA | | | | All Other Outputs | | | .45 | ٧ | I <sub>OL</sub> = 10mA | | | V <sub>OH</sub> | Output High Voltage, D <sub>0</sub> -D <sub>7</sub> | 3.6 | 3.8 | | V | V <sub>CC</sub> =4.75V; I <sub>OH</sub> =-10μA | | | | All Other Outputs | 2.4 | | | V | I <sub>OH</sub> = -1mA | | | los | Short Circuit Current, All Outputs | 15 | | 90 | mA | V <sub>CC</sub> =5V | | | lO (off) | Off State Output Current, All Control Outputs | | | 100 | μΑ | V <sub>CC</sub> =5.25V; V <sub>O</sub> =5.25 | | | | | | | -100 | μΑ | V <sub>O</sub> =.45V | | | INT | INTA Current | | | 5 | . mA | (See INTA Test Circuit) | | Note 1: Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. # $\textbf{CAPACITANCE} \quad (V_{\textbf{BIAS}} = 2.5 \text{V}, \, V_{\textbf{CC}} = 5.0 \text{V}, \, T_{\textbf{A}} = 25 ^{\circ} \text{C}, \, f = 1 \, \, \text{MHz})$ This parameter is periodically sampled and not 100% tested. | Symbol | Parameter | | | | | |------------------|---------------------------------------|------|----------|------|------| | | | Min. | Typ.[1]. | Max. | Unit | | CIN | Input Capacitance | | 8 | 12 | pF | | C <sub>OUT</sub> | Output Capacitance<br>Control Signals | | 7 | 15 | рF | | 1/0 | I/O Capacitance<br>(D or DB) | | 8 | 15 | рF | ### **A.C. CHARACTERISTICS** $(T_A = 0^{\circ}C \text{ to } 70^{\circ}C, V_{CC} = 5V \pm 5\%)$ | Symbol | | Lin | Limits | | | |-----------------|----------------------------------------------------------------------------------------------------------------|-----|--------|-------|------------------------| | | Parameter | | Max. | Units | Condition | | tpw | Width of Status Strobe | 22 | | ns | | | t <sub>SS</sub> | Setup Time, Status Inputs D <sub>0</sub> -D <sub>7</sub> | 8 | | ns | | | <sup>t</sup> sH | Hold Time, Status Inputs D <sub>0</sub> -D <sub>7</sub> | 5 | | ns | - | | tDC | Delay from STSTB to any Control Signal | 20 | 60 | ns | C <sub>L</sub> = 100pF | | tRR | Delay from DBIN to Control Outputs | | 30 | ns | C <sub>L</sub> = 100pF | | tRE | Delay from DBIN to Enable/Disable 8080 Bus | | 45 | ns | C <sub>L</sub> = 25pF | | t <sub>RD</sub> | Delay from System Bus to 8080 Bus during Read | | 30 | ns | C <sub>L</sub> = 25pF | | twn | Delay from WR to Control Outputs | 5 | 45 | ns | C <sub>L</sub> = 100pF | | twe | Delay to Enable System Bus DB <sub>0</sub> -DB <sub>7</sub> after STSTB | | 30 | ns | C <sub>L</sub> = 100pF | | two | Delay from 8080 Bus D <sub>0</sub> -D <sub>7</sub> to System Bus DB <sub>0</sub> -DB <sub>7</sub> during Write | 5 | 40 | ns | C <sub>L</sub> = 100pF | | tE | Delay from System Bus Enable to System Bus DB <sub>0</sub> -DB <sub>7</sub> | | 30 | ns | C <sub>L</sub> = 100pF | | tHD | HLDA to Read Status Outputs | | 25 | ns | | | t <sub>DS</sub> | Setup Time, System Bus Inputs to HLDA | 10 | | ns | | | <sup>t</sup> DH | Hold Time, System Bus Inputs to HLDA | 20 | | ns | C <sub>L</sub> = 100pF | #### A.C. TESTING LOAD CIRCUIT **INTA Test Circuit (for RST 7)** #### **WAVEFORM**